Asymmetrical multilevel inverter topology with reduced number of components
Version 2 2024-06-02, 13:56Version 2 2024-06-02, 13:56
Version 1 2019-06-27, 14:51Version 1 2019-06-27, 14:51
conference contribution
posted on 2024-06-02, 13:56authored byMD Siddique, S Mekhilef, NM Shah, A Sarwar, MA Memon, M Seyedmahmoudian, Ben HoranBen Horan, A Stojcevski, K Ogura, M Rawa, H Bassi
A new hybrid structure of multilevel inverter topology is recommended in this paper. It is designed with the aim of reducing the number of components with more number of levels at the output. Proposed topology uses three dc voltage sources along with 10 power semiconductor devices to achieve 13 levels at the output. A comparative study is given with other similar topologies which proves the lower number of components. In order to achieve good-quality output voltage, selective harmonic elimination technique is used with the elimination of lower order harmonics. Different simulation results have been provided to validate the proposed topology.
History
Pagination
1-5
Location
Chennai, India
Start date
2018-12-18
End date
2018-12-21
ISBN-13
9781538693155
Language
eng
Publication classification
E1 Full written paper - refereed
Copyright notice
2018, IEEE
Editor/Contributor(s)
[Unknown]
Title of proceedings
PEDES 2018 : Proceedings of the 2018 IEEE International Conference on Power Electronics, Drives and Energy Systems
Event
IEEE Industry Applications Society. Conference (2018 : Chennai, India)